cadence IC61Ĕ·Ӗ |
༉Ҏģh--ᾀ:4008699035 ֙C:15921673576( ̖ͬ) |
ÿ˔35ˡ |
rgc |
ncϺͬW()/³ǽ̄(11̖y·վ) ڷֲӰB(Fһ̖Ժվ)/ڴWɽԺ ֲɽWԺ/δ Ͼֲ۴B(·) hֲԴB¶· ɶֲI^^1̖кʹ ꖷֲW/լƷ ݷֲݴW/\AB ʯfֲӱƼW/B VݷֲVZB ֲfͬB
_nrg(ĩ/Bm/ࣩcadence ICӖࣺ2020720 |
WrM |
nr
1
ע|
߅v߅
ϸWTM]
ϸWTMClP̎YCIY|
ע߶Ӗ15꣬˺ṩCõИIďVJWT
õҵJͬܵˆλďVٝu
OՈc@鿴 |
|
Ոԃͷ |
| |
1Ӗ^вփⲻMԺӖ
2ӖY,nώoWTϵʽ,ӖЧ,Mṩng֧
3ӖϸWTM]͘IC |
n̴V: |
candence IC61Ĕģ·Ӗ |
һA |
ncȫICOӋ̸IC61OӋߞƽ_BICOӋǰ˵߉OӋ˵İDF
c: ·߉OӋķcandence IC61OӋߵҪܼ
WTAWTOӋP·OӋг˽
̖ |
n |
һ
|
оƬOӋ̣
ȫоƬOӋ
оƬOӋEDA
оƬOӋļgc
оƬ߉OӋ
оƬ߉OӋĸ
߉OӋZԽB
VerilogZOӋ
|
|
߉C
CWB
߉Cϣ
DC complier߽B
߉ϳɵĸͷ
߉ϳɵPIgc
|
|
IC61
Candence IC61߽B
߽漰c
߉DԭDD
IC61ԭDݔ뷽
|
|
IC61
DOӋČFc
Layout
Layout
ģM·OӋc棺
|
|
DC
|
|
ڶA |
1CadenceOӋƽ_DFIIICFB
1.1 CadenceOӋƽ_
1.2 Cadence
2ComposerԭDݔ빤
2.1 CadenceһµĹ
2.2 Ԫ
2.3 wܼԭD
3 ׃˿ں͆ԪҎt
4Verilog
4.1 ComposerԭDVerilog
4.2 ComposerеО鼉Veriloga
4.3 Verilog
4.4 Verilogеĕr |
mips̎OӋ |
A |
1VirtuosoD
2.1 ԭD
2.2 D
2.3 ӡD
2.4 ȡҕD
2.4 DԭDz
3 ԪOӋȫ
4˜ʆԪOӋģ
4.1 ˜ʆԪγߴf
4.2 ˜ʆԪI/O˿ڲ
4.3 ˜ʆԪwܳߴx
|
ԪOӋ |
A |
1 SpectreģM
1.1 ԭD棨˲B棩
1.2 SpectreģMh·
1.3 ҕD
1.4 ģMֻϷ
1.5 oB
1.6
1.7 Ĝy
2 Ԫ
2.1 Libertyļʽ
2.2 ELCԪ
2.3 SpectreԪ
2.4 LibertyDQSynopsysʽ
3 VerilogC
3.1 dc_shellMSynopsys Design CompilerC
3.2 Cadence RTL CompilerC
3.3 ѽYVerilogݔ뵽CadenceDFIIOӋƽ_
3.4 CϺVerilog |
һCϺVerilog
Spectre Simulationݾ
Ŀģ·Է淽 |
A |
1
1.1 x뵽Abstract
1.2 ҳԪеĶ˿
1.3 ȡE
1.4 E
1.5 LEFDQʽļ
1.6 LEFļ
2 SOC Encounterֲ
2.1 EncounterÑDν
2.2 ļMOӋݔ
2.3 SOC Encounter_
3 оƬMb
3.1 ccarMģK
3.2 ccarɃȺPIJ
3.3 KGDSII
4 MIPS̎
4.1 MIPS̎
4.2 MIPSչƽOӋ
4.3 MIPSӴλOӋ |
1
2SOC EncounterֲоƬMb |
A |
1IP˵OӋ,IP˵SoCOӋ
2cmosˇA
2.1 mos|
2.2 cmos 533
2.3չ |
IP˵SoCOӋ |
A MIPS̎Ŀ |
1 MIPS̎
1.2 MIPSչƽOӋ
1.2.1 C
1.2.2 ֲ
1.2.3
1.2.4 KMb
1.3 MIPSӴλOӋ
1.3.1 C
1.3.2 ģKȲֲ
1.3.3 ʂӴνYеĶ·
1.3.4 ɺģKijҕD
1.3.5 ģKIJֲ
1.3.6
1.3.7 KMb |
ڰA DSPϵyVLSIOӋ |
1̖̎㷨
2DFG
3FPGA̖̎ϵy
4IPܛC
5 A/DcD/A· |
1 DSP̎OӋ
2Verilog HDL |
|
|
|
|
|
|
|
|
|
|
A |
4. CMOS·İD
4.1 MOSЧwܵİDF
4.1.1 MOSܵİDF
4.1.2 MOSеİDF
4.2 DOӋҎt
4.2.1
4.2.2 1.5mCMOSOӋҎt
4.3 DϵyO
4.3.1 D
4.3.2 xMO
4.3.3 DO
4.3.4 ʹOptionˆMаD
5.DĽ
5.1 Oݔ
5.2 Ļ@ʾD^
5.3 ΈD
5.4 Dľ
5.4.1 OÌӵĿҕ
5.4.2 yxL
5.5.3 D@ʾ
5.5.4 xĿ
5.5.5 ׃DεČӴ
5.5.6 Әӛ
5.6 D
5.7 DOӋ
5.7.1 DOӋ
5.7.2 ӴλOӋ |
Virtuoso Layout Editorݾ
ĿģʹEDAMаDOӋ |
A |
6. DC
6.1
6.1.1 DCĿ
6.1.2 CadenceİDC
6.1.3 DC^̺
6.2 DivaDRCҎtļĽ
6.3 DraculaҎtļ
6.3.1 DraculaҎtļĽY
6.3.2 DraculaҎtļ
6.3.3 DraculaҎtļDivaҎtļDQ
6.4 \Diva DRC
6.5 \Dracula DRC
6.5.1 CE
6.5.2 Y
6.6 \Dracula LVS
6.6.1 LVSԭ
6.6.2\^
6.6.3ݔx
6.6.4e`ļm
6.7PERC
7. ԪOӋ
7.1 ߴİDOӋ
7.1.1 ߴ
7.1.2 ȹ
7.2.ݼOܵİDOӋ
7.2.1 MOS·е
7.2.2 MOS·е
7.2.3 ·еĶO
7.3 CMOS·o늷늱o·
7.4 KİDOӋ
7.5 Դ͵ؾOӋ
7.5.1Դ͵ؾķֲ
7.5.2Դ͵ؾڃȲķֲ |
ġDiva Interactive Verification
ĿģDRCLVSC |
A |
7. ԪOӋ
7.1 ߴİDOӋ
7.1.1 ߴ
7.1.2 ȹ
7.2.ݼOܵİDOӋ
7.2.1 MOS·е
7.2.2 MOS·е
7.2.3 ·еĶO
7.3 CMOS·o늷늱o·
7.4 KİDOӋ
7.5 Դ͵ؾOӋ
7.5.1Դ͵ؾķֲ
7.5.2Դ͵ؾڃȲķֲ
8. ģMpOͼ·İDOӋ
8.1 ģMCMOS·
8.1.1 ģM·ּ͔·ı^
8.1.2 MOSČQ
8.1.3 oԴԪ
8.1.4 B
8.1.5 o늷늱o
8.1.6 r
8.2 XCMOS·
8.2.1 XCMOS·İDӋ
8.2.2 XCMOS·D
8.3 pOͼ·
8.3.1 pO;wܵİDD
8.3.2 pOͼ·DOӋԭtͲE |
塢Active HDL{ԇVerilog HDL
ĿģϤActive HDLܛʹVerilog HDLOӋϵyĻE
NC-Verilog Simulator
ĿģNC_verilogʹg\кͷ |
A |
9. DOӋɺ͌
9.1 ˹ȫưDOӋ
9.2 ðDOӋ
9.3 D
9.3.1 CMOST·
9.3.2 CMOS SRAMԪ
9.3.3 CMOS D|l
9.3.4 CMOSŴ
9.3.5 pO· |
Ambit BuildGates߉Cό
ĿģBuildGates߉CϷoBr
Silicon Ensemble ֲ
Ŀģ
WʹSilicon EnsembleMϵysֲ |