![]() |
FPGAϵyOӋӖnҪWTM FPGA _l̺OӋԹ̌`ѭuMČWFPGAļ_lh_lԼӲ·OӋ֪Rÿn̶PӖÿӖ}ĿFPGAӲƽ_MdCͨ^WTԸõn֪Ř`ˮƽõѸ |
![]() |
BWTѸպʹFPGAϵy_lߡ_l܉MгFPGAϵyOӋ^ӖWTHDLZԵij_lҽQFPGAaƷ_l^еijҊ}ջFPGAOӋ{ԇ |
![]() |
FPGAϵyܛӲ_l̎IĴWоӮaƷOӋۺߡ |
![]() |
WTWn̑߂лA֪R |
![]() |
ÿ˔35ˡ |
![]() |
ncϺͬW()/³ǽ̄(11̖y·վ) ڷֲӰB(Fһ̖Ժվ)/ڴWɽԺ ֲɽWԺ/δ Ͼֲ۴B(·) hֲԴB¶· ɶֲI^^1̖кʹ ꖷֲW/լƷ ݷֲݴW/\AB ʯfֲӱƼW/B VݷֲVZB ֲfͬB _nrg(ĩ/Bm/ࣩXilinx_l̎_nrg2020316 |
![]() |
Y̎n ע| ߅v߅ ϸWTM] ϸWTMClP̎YCIY| ע߶Ӗ15˺ṩCõИIďVJɣWT õҵJͬܵˆλďVٝu OՈc@鿴 |
![]() |
Ոԃͷ
ͬrxFPGAOӋࡷ܃! |
![]() |
1Ӗ^УвփⲻMԺӖ |
![]() |
wώ FPGAn̽vĿdzS15FPGA/DSPϵyӲ_lϤEDAOӋ̣쾚ʹAlterXinlinx,ModelSim_lͨVerilog HDLZԺVHDLZͨNios II EDS/SOPCIPPCI PLX 9054ɼ_l ώ |
![]() |
n̴V̌WЃɷNZ汾WTWVHDLZԾ̣҂ɸҪ{ |
һA |
һAεnҪWT˽FPGAϵyOӋĻA֪RFPGAСϵyӲ·OӋWISEܛFPGAOӋ_l |
1.ɾ߉OӋg |
1. һFPGA_l\һӿڌ-ͨOӋFοRed,Green,Yellowϱ|Ľ\ |
ڶA |
쾚ӲZ(Verilog HDL)FPGA̎ĻҪͨ^n̵ČWWT˽ĿǰеVerilog HDLZԵĻZVerilog HDLZõĻZͨ^ňWWTOӋһЩεFPGAսM߉͕r߉·OӋͨ^ӖWTԌVerilog HDLZиJR |
1.Verilog
HDLZԺ |
1. Ӗ |
A |
mȻõڶAňWHDLZɴֵFPGAsFPGAϵyOӋ܉đVerilog HDLĸZY_°빦Чͨ^n̵ČWWT΄գTASKFUNCTIONޠBCFSMOӋԸõFPGAOӋg⣬n߀BISEܛăɂõĸFPGAOӋ{ԇЧʡ |
1.
TASKFUNCTIONZđÈ |
1. Ӗ壺 |
A |
SFPGAоƬܺܶȲ, FPGASOPCϵyu첢ںܶIõˑAnҪoWTBXilinx˾ܛ˵SoPCϵyOӋ̺ͷͨ^Ӳ_lϵSoPCϵyOӋWT܉wSoPCgoϵyOӋ`ͨ^FPGACOӋWTɌWݵĻͿY |
1.
FPGAϵyMԭ͵ͷ |
1. Ӗţ Ӗn}惦xyԇ Ҫc 2.1 FPGA{ԇ 2.2 FPGAܛ_l 2. Ӗʮ Ӗn}FPGACOӋ Ӗݣ ᘌһCԌ}ĿWTYOӋaOӋCͳd̻ Ҫc |
A |
1.Ӗʮһ Ӗn}aMλcˢ¾COӋ EһԔһ䁉|Ԍͨ^v┵aܸNMλķcMλaľע⣺ a.awˢº͔a܄ӑB@ʾą^eϵӾa b.עFPGAľ裺\ c.עڂf^ʲô^ EWTԼһ֕r犳 a.ӖWTeһ b.עһЩ÷ EYWTijeԭoQ 2.Ӗʮ Ӗn}Qףӡ EһԔһ䁉|Ԍͨ^vͨ^l팍FA{ע⣺ a.BCĸ÷ b.ӷl c.עڂf^ʲô^ EWTԼһ֕r犳 a.ӖWTeһ b.עһЩ÷ EYWTijeԭoQ 3.Ӗʮ 1. ݵĻcycɴ 2.eһڅR؞ͨӖ 3. FPGAij̻ |
A Modelsim |
1Testbench 2Modelsimh 3Modelsim 4Modlesim湤̺ܛʹ 5Modelsim 6Modelsim挍Ӗ |
A |
֪RԔ⣺ 1.ַҺ@ʾԭ 2.DҺ@ʾԭ 3.Һ@ʾԭԔ 4.I2Cfhԭc |
1. Ӗʮģ Ӗn}1602ַҺ@ʾ Ӗݣ ͨ^ַҺ@ʾԭͨ^awFģᘌһCԌ}ĿWTYOӋaOӋ 2. Ӗʮ壺 Ӗn}128x64DҺ@ʾ Ӗݣ ͨ^ֈDҺ@ʾԭͨ^awFᘌһCԌ}ĿWTYOӋaOӋ . Ӗʮ Ӗn}I2CxEEPROM Ӗݣ ͨ^I2CfhԭI2CfhFEEPROMxʾͨ^awFᘌһCԌ}ĿWTYOӋaOӋ |