ﺣF
Ϻ:021-51875830 :010-51292078
:029-86699670 Ͼ:4008699035
ɶ:4008699035 h:027-50767718
V:4008699035 :4008699035
:024-31298103 ʯf:4008699035
ȫyһMԒ4008699035 ΢ţshuhaipeixun15921673576 QQ:1299983702
ھ v Ʒ QQ ͘I
   ṉ Xilinx_l̎Ӗ

        FPGAϵyOӋӖnҪWTM FPGA _l̺OӋԹ̌`ѭuMČWFPGAļ_lh_lԼӲ·OӋ֪Rÿn̶PӖÿӖ}ĿFPGAӲƽ_MdCͨ^WTԸõn֪Ř`ˮƽõѸ

   nĿ

        BWTѸպʹFPGAϵy_lߡ_l܉MгFPGAϵyOӋ^ӖWTHDLZԵij_lҽQFPGAaƷ_l^еijҊ}ջFPGAOӋ{ԇ

   B

        FPGAϵyܛӲ_l̎IĴWоӮaƷOӋۺߡ

   WҪ

        WTWn̑߂лA֪R
        ·ϵyĻ

   ༉Ҏģh--ᾀ:4008699035 ֙C:15921673576( ΢̖ͬ)
       ÿ˔35ˡ
   nrg͵c
ncϺͬW()/³ǽ̄՘(11̖y·վ) ڷֲӰB(Fһ̖Ժվ)/ڴWɽԺ ֲɽWԺ/δ Ͼֲ۴B(·) hֲԴB¶· ɶֲI^^1̖кʹ ꖷֲW/լƷ ݷֲݴW/\AB ʯfֲӱƼW/𾰴B VݷֲVZB ֲfͬB
_nrg(ĩ/Bm/ࣩ
Xilinx_l̎_nrg2020316
   O
    Y̎n

        
        ע|
        ߅v߅

        ϸWTM]

        ϸWTMClP̎YCšIY|

        ע߶Ӗ15˺ṩCõИIďVJɣWT
        õҵJͬܵˆλďVٝu

        OՈc@鿴
   ƒ
       Ոԃͷ

ͬrxFPGAOӋ߼ࡷ܃!

   |

        1Ӗ^Увփⲻ͸MԺӖ 
        2ӖY,nώoWT“ϵʽ,ӖЧ,Mṩng֧֡
        3ӖϸWTM]͘IC

   YF



FPGAn̽vĿdzS15FPGA/DSPϵyӲ_lϤEDAOӋ̣쾚ʹAlterXinlinx,ModelSim_lͨVerilog HDLZԺVHDLZͨNios II EDS/SOPCIPPCI PLX 9054ɼ_l

ώ

YFPGA_l̎,FPGAӖn̽v8FPGADSPϵyӲ_l,4һֱҕl͈D̎IĸDSPϵyӲܛFPGAϵyOӋ_lзdzSĸϵyOӋͨTI˾C6000ϵиDSPAltera˾ȫϵFPGA/CPLD

        YՈҊ˺YFՈc@鿴

   nMȰ
n̴V̌WЃɷNZ԰汾WTWVHDLZԾ̣҂ɸҪ{

һA

    һAεnҪWT˽FPGAϵyOӋĻA֪RFPGAСϵyӲ·OӋWISEܛFPGAOӋ_l

1.ɾ߉݋OӋg
2.һɾ߉݋OӋgչ
3.ɾ߉݋ӲϵĴlչڅ
4.EDAܛOӋlչڅ
5.FPGAOӋ
6.FPGAij_l
7.FPGAĻY
8.ͳɱFPGA оƬ
9.FPGAоƬxͲԔ
10.FPGAPI·OӋС·OӋ

    11.1 FPGA_OӋ
    11.2 dc{ԇӿ·OӋ
    11.3 RS-232
    11.4 ַҺ@ʾӿ·OӋ
    11.5 Դ·OӋ
    11.6 λ·OӋ
    11.7 ܴa_P·OӋ 
    11.8 i2c·OӋ
    11.9 r·OӋ 
    11.10 DҺ·OӋ 
11.FPGAоƬĵĽY
    12.1  FPGAĽYȲ߉݋Ԫӿ
    12.2  ͳɱFPGAĽYȲ߉݋Ԫӿ
    12.3  FPGAIJ

1. һFPGA_l\һӿڌ-ͨOӋFοRed,Green,Yellowϱ|Ľ\

   Ӗn}ͨOӋF
    Ҫc
    1.1  ISĒO
    1.2  ISEԴļOӋݔ뷽ʽ
    1.3  ISEsOӋ
    1.4  ISE̾g
    1.5  ISEܷ
    1.6  ISEr
    1.7  ISEӲd

ڶA

    쾚ӲZ(Verilog HDL)FPGA̎ĻҪͨ^n̵ČWWT˽ĿǰеVerilog HDLZԵĻZVerilog HDLZõĻZͨ^ňWWTOӋһЩεFPGAսM߉݋͕r߉݋·OӋͨ^ӖWTԌVerilog HDLZиJR

1.Verilog HDLZԺ
2.Verilog HDLZ߉݋ϵy
3.Verilog HDLͲ
4.Verilog HDLVHDLZԵČ
5.Verilog HDLѭhZ
6.Verilog HDLĻY
7.Verilog HDLZԵĔͺ\
8.Verilog HDLZԵxֵZ͉KZͷxֵZą^e
9.Verilog HDLZԵėlZ䣬IFZCASEZĵ͑
10.Verilog HDLZԵZ
11.Verilog HDLZԌFM߉݋·
12.Verilog HDLZԌFr߉݋·

1. Ӗ
   Ӗn}·xOӋ
    Ҫc
    1.1  ISEܛ
    1.2  M߉݋·OӋF
    1.3  IFZCASEZʹ
2. Ӗ
   Ӗn}ROӋF
    Ҫc
    2.1  ISEܛ
    2.2  r߉݋·OӋF
    2.3  lԭ͌F
3. Ӗģ
   Ӗn}Δaܜyԇ-ԄӑB跽ʽڣλaܡͬr@ʾ-
   Ҫc
    3.1  ISEܛ
    3.2  ˽ΰһl݆aܵCOMͳƽͬrͳĔoΡ
    3.3  Ba܄ӑB@ʾķ

A

    mȻõڶAňWHDLZɴ󲿷ֵFPGAsFPGAϵyOӋ܉đVerilog HDLĸ߼ZY_°빦Чͨ^n̵ČWWT΄գTASKFUNCTIONޠBCFSMOӋԸõFPGAOӋg⣬n߀BISEܛăɂõĸ߼FPGAOӋ{ԇЧʡ

1. TASKFUNCTIONZđÈ
2. Verilog HDL߼ZY΄գTASK
3. Verilog HDL߼ZY΄գFUNCTION
4. ޠBC(FSM)OӋԭaL
5. ߉݋CϵԭtԼɾCϵĴaOӋL
6. ھ߉݋xʹ÷

1. Ӗ壺
   Ӗn}͠BCOӋ
   Ҫc
    1.1  FSMOӋ
    1.2  BCľaBinarygray-codeone-hotȣ
    1.3  BCijʼBĬJBBCOӋ
    1.4  BCĠBxL
    1.5  BCľL
2. Ӗ
   Ӗn}ܴa_POӋ򞡱
   Ҫc

    2.1  ISEݔ뷽ʽ
    2.2  ھ{ԇ
    2.3 ˽ܴa_PĹԭ·OӋ
3. Ӗߣ
   Ӗn}IPOӋ򞡱
   Ҫc
    3.1  ݔ뷽ʽ
    3.2 ˽IPĹԭ·OӋ

4. Ӗˣ߉݋x
    4.1  ߉݋x
    4.2  ߉݋xʹü

A

    SFPGAоƬܺܶȲ, FPGASOPCϵyu첢ںܶIõˑAnҪoWTBXilinx˾ܛ˵SoPCϵyOӋ̺ͷͨ^Ӳ_lϵSoPCϵyOӋWT܉wSoPCgoϵyOӋ`ͨ^FPGACOӋWTɌWݵĻͿY

1. FPGAϵyMԭ͵ͷ
2. Xilinx˾ĽQ
3. FPGAľ˼ĿY
4. FPGAӲ_l˼·
5. FPGA{ԇ

1. Ӗţ
   Ӗn}惦xyԇ
   Ҫc

    2.1  FPGA{ԇ
    2.2  FPGAܛ_l

2. Ӗʮ
   Ӗn}FPGACOӋ򞡱
   Ӗݣ ᘌһCԌ}ĿWTYOӋaOӋCͳd̻
   Ҫc
A

    1.Ӗʮһ
   Ӗn}aMλcˢ¾COӋ򞡱

    Ԕһ䁉|Ԍͨ^v┵aܸNMλķcMλaľע⣺
a.awˢº͔a܄ӑB@ʾą^e“ϵӾa
b.עFPGAľ裺\
c.עڂf^ʲô^
EWTԼһ֕r犳
a.ӖWTeһ
b.עһЩ÷
EYWTijeԭoQ

    2.Ӗʮ

Ӗn}Qףӡ

    EһԔһ䁉|Ԍ򞣬ͨ^vͨ^l팍FA{ע⣺
a.BCĸ߼÷
b.ӷl
c.עڂf^ʲô^
    EWTԼһ֕r犳
a.ӖWTeһ
b.עһЩ÷
    EYWTijeԭoQ

    3.Ӗʮ
    1. ݵĻcycɴ
    2.eһڅR؞ͨӖ
    3.  FPGAij̻
A Modelsim

1Testbench

2Modelsimh

3Modelsim

4Modlesim湤̺ܛʹ

5Modelsim

6Modelsim挍Ӗ

A
֪RԔ⣺
    1.ַҺ@ʾԭ
    2.DҺ@ʾԭ
    3.Һ@ʾԭԔ
    4.I2Cfhԭc
1. Ӗʮģ
   Ӗn}1602ַҺ@ʾ
   Ӗݣ ͨ^ַҺ@ʾԭͨ^awFģᘌһCԌ}ĿWTYOӋaOӋ


2. Ӗʮ壺
   Ӗn}128x64DҺ@ʾ򞡱
   Ӗݣ ͨ^ֈDҺ@ʾԭͨ^awFᘌһCԌ}ĿWTYOӋaOӋ


. Ӗʮ
Ӗn}I2CxEEPROM򞡱
   Ӗݣ ͨ^I2CfhԭI2CfhFEEPROMxʾͨ^awFᘌһCԌ}ĿWTYOӋaOӋ

a日韩av网址